<dfn id="w48us"></dfn><ul id="w48us"></ul>
  • <ul id="w48us"></ul>
  • <del id="w48us"></del>
    <ul id="w48us"></ul>
  • 豪威筆試題目

    時間:2020-12-07 20:14:36 筆試題目 我要投稿

    豪威筆試題目精選

    1 logic design
    1.there is a fifo design which the clock of data input is running at100mhz,while the clock of data output is running at 80mhz.the inputdata is a fix pattern .800 input clocks carry in 800 datacontinuously,and the other 200 clocks carry in no data.how big the fifoshould be in order to avoid data over/under_run?please select theminimum depth below to meet the requirement.
    A.160 b.200 c.800 d .1000
    2.supposedly there is acombinational circuit between two registersdriven by a clock.what will you do if the delay of the combinationalcircuit is greater than the clock signal?
    a.to reduce clock frequency b.to increase clock frequency
    c.to make it pipelining d to make it multi_cycle
    3.which of the follow circuits can generate gitch free gated_clk?
    clk) gated <=en;assign gated_clk=gated&~clk;
    clk) gated <=en;assign gated_clk=gated&~clk;
    clk) gated <=en;assign gated_clk=gated|~clk;
    clk) gated <=en;assign gated_clk=gated|~clk;
    4.you’re working on a specification of a system with some digitalparameters.each parameter has min,typ and max columns.which columnwould you put setup and hold time?
    a.setup time in max,hold time in min
    b.setup time in min,hold time in max
    c.both in max
    d.both in min
    5.there are 3 ants at 3corners of a triangle. They randomly startmoving towards another corner.what is the probability that won’tcollide?
    a.0
    b.1/8
    c/1/4
    d.1/3
    6.if you look at a clock and the time is 3:15.what is angle between the hour and the minute hand?
    a.0
    b.360/48
    3.360/12
    d.360/4
    7.how many times per day a clock’s hands overlap?
    a.11
    b.22
    c.24
    d.26
    8.d flip-flop :t_setup=3 ns; t_hold =1 ns; t_ck2q=1ns.what is the max clock frequency the circuit can handle?
    A.200mhz
    b.250mhz
    c.500mhz
    d.1ghz
    2.physical design
    1.before tape-out,which routine check should be performed for your layout database in 0.18 um process?
    a.drc
    b.lvs
    c.drc&antenna
    e.simulation
    2.how to fix antenna effect?
    a.make the wire wider and shorter
    b.change lower metal to upper metal
    c.connect with diode of metal and diffusion
    d.change upper metal to lower metal
    e.b&c
    3.please expain lvs
    a.logic versus schematic
    b.layout versus schematic
    c.layout via synthesis
    d.logic via synthesis
    4.how to control clock skew?
    a.get balanced clock tree
    b.decrease the fanout
    c.add clock buffer evenly
    d.decrease clock latency
    5.how to avoid hold_time violation?
    a.lower the clock speed
    b.the clock arrive later
    c.the clock arrive earlier
    d.the data arrive later
    e.the data arrive earlier
    6.what kinds of factors reflect good floor plan?
    a.easy routing
    b.easy timing met
    c.enough power supply
    d.a&b
    e.a&b&c
    7.what cause cell delay?
    a.input-pin transition time
    b.output-pin capacitance.
    c.output-pin resistance
    d.a&b
    e.b&c
    8.why need i/o pads for each chip?
    a.esd protection
    b.voltage level shift
    c.latch-up prevention
    d.a&c
    e.a&b&c
    9.which one is worse-case in 0.18um process?
    1.1.8v,25c
    2.1.98v,125c
    3.1.62v,-40c
    4.1.62v,125c
    5.1.98v,-40c
    10.if power plan is not good,what’ll happen to the chip?
    a.hot-spot
    b.voltage drop
    c.timing not met
    d.routing is tough
    e.all of above
    3.architecture design
    1..compare two images,the first image has a person in front of ablackboard in a classroom and the second image has a person in front ofa lush garden.the two images are compressed using the jpeg algorithm.
    a.the first image will have larger file size.
    b.the second image will have a larger file size.
    2.how would you round a 10b number,x,at the 3rd(上角)bit?
    a.(x>>2)<<2.
    b.(x>>3)<<3.
    c.((x+4)>>2)<<2
    d.((x+4)>>2)<<3
    e.((x+8)>>2)<<3
    f.((x+8)>>3)<<3
    3.what happens if the number in 2 is negative?
    A ignore
    b.make it absolute ,do the operation in 2,and add sign back
    c.none of the above
    4.how would you multiply a 4 in hardware?
    a.use 4 adders each is offset from the provious adder by 1bit.
    b.use a booth multip;ier with 4b coefficient.
    c.use wires.
    d.use a barrel shifter.
    5.what is a fifo?what is a filo?which one is a queue? Which one is a stack?
    a.fifo is a queue and filo is a stack.
    b.fifo is the name of a dog. Filo is the name of a cat.
    c.fifo is a stack and filo is a queue.
    6.how would you design a barrel shifter?
    a.use multiple stages of 2乘2 multiplexers
    b.use a crossbar switch that can switch any inputs to any outputs
    c.use a clos network
    d.have muxes to switch between all combinations of hardwired shifts.
    還有chip verification、algorithm design、hardware design、analog design。

    豪威筆試題目精選

     

    更多相關的筆試題目,大家敬請關注筆試欄目!

    【豪威筆試題目精選】相關文章:

    Java赫迪威筆試題11-20

    微軟筆試題目精選01-15

    EMC筆試題目精選08-15

    美的筆試題目12-15

    會計筆試題目07-03

    EXCEL筆試題目06-12

    惠普筆試題目08-10

    伊利筆試題目07-09

    夏普筆試題目07-03

    奧美筆試題目06-18

    主站蜘蛛池模板: avtt天堂网久久精品| 国产精品成人观看视频| 99精品国产一区二区三区| 四虎最新永久在线精品免费| 亚洲?V无码乱码国产精品| 亚洲国产成人精品不卡青青草原| 无码人妻精品一区二区三区99仓本| 国产精品爱搞视频网站 | 国产午夜精品久久久久免费视| 欧美日韩成人精品久久久免费看| 亚洲综合精品一二三区在线| 国产精品毛片一区二区三区| 人妻精品久久无码专区精东影业| 亚欧乱色国产精品免费视频| 久久99精品久久久久久野外 | 久久精品国产欧美日韩| 国产精品极品| 国产福利精品在线观看| 久久er国产精品免费观看2| 福利姬在线精品观看| 500av大全导航精品| 91原创国产精品| 国产精品视频网站| 国产精品久久自在自线观看| 国产成人精品无码一区二区| 精品视频无码一区二区三区 | 91久久精品国产成人久久| 久久精品国产影库免费看| 久久国产精品99精品国产987| 国产精品视频免费观看| 久久精品国产99国产精偷| 久久精品国产精品亚洲精品| 国产精品99久久久久久人| 精品国产欧美一区二区| 欧洲精品视频在线观看| 亚洲欧美日韩精品永久在线| 99re66在线观看精品免费| 国产精品无码一区二区在线观一| 国产成人精品大尺度在线观看| 国产精品性爱| 亚洲国产精品ⅴa在线观看|